# Low Power Design and Simulation of 7T SRAM Cell using various Circuit Techniques

Pankaj Agarwal<sup>#1</sup>, Nikhil Saxena\*<sup>2</sup>, Nikhita Tripathi\*<sup>3</sup>

<sup>#1</sup>Asst. Professor, IPS College of Technology and Management, Gwalior, India

\*23PG scholars

Department of Electronics & communication, Jaypee Institute of Information Technology, Noida, India

#### **Abstract:**

Low power memory is required today most priority with also high stability. The power is most important factor for today technology so the power reduction for one cell is vital role in memory design techniques. In this paper we introduced some design circuit techniques for low power design. Leakage current in standby mode is the major part of power loss. We concentrate on the technique that to reduced the leakage current in standby mode. The one CMOS transistor leakage current due to various parameter is the vital role of power consumption. The CMOS leakage current at the process level can be decreased by some implement on deep sub micron method. The circuit level technique is reduced power consumption at very high level. In this paper we simulate the 7T SRAM cell using many techniques both circuit level, process level in one cell as Hybrid cell.

Key Word —SRAM, Threshold Voltage, Circuit techniques, Process Technique

## I. INTRODUCTION

Static random access memory (SRAM) is a type of volatile semiconductor memory to store binary logic '1' and '0' bits. SRAM uses bistable latching circuitry made of TransistorsMOSFETS to store each bit. When the cell is selected, the value to be written is stored in the cross-coupled flip-flops. A basic SRAM cell consists of two cross coupled inverters forming a simple latch as storage elements and two switches connecting these two inverters to complementary bit lines to communicate with the outside of the cell shown in fig-1.



Fig-1 Cross-coupled inverters SRAM memory cell

#### II. The 7T SRAM Cell

The circuit of 7T SRAM cell is made of two CMOS inverters that connected to cross coupled to each other with additional NMOS Transistor which connected to read line and having two pass NMOS transistors connected to bit linesand bit-lines bar respectively. Fig-2 shows circuit of 7T SRAM Cell, where the access transistors MN3 is connected to the word-line (WL) to perform the access write and MN4 is connected to the Read-line (R) to perform the read operations thought the column bit-lines (BL and BLB). Bit-lines act as I/O nodes carrying the data from SRAM cells to a sense amplifier during read operation, or from write in the memory cells during write operations. All transistors have minimum length ( $L_{MIN} = 45$ nm according to used Technology), while their widths are typically design parameters. The value of  $W_{P1}$  and  $W_{P2}$ defines PMOS transistors width and  $W_{N1}$  and  $W_{N2}$  defines the NMOS driver transistors width use in CMOS Invertors, while  $W_{N3}$  and  $W_{N4}$  is the access transistors width.



Fig-2 (a) Schematic



Fig-2 (b) Layout

Fig-2 Seven Transistor SRAM cell

### III. CMOS Leakage Current

In the CMOS devices, the leakage current is becoming a major contributor to the total power consumption. In current deep-sub nanometer technology with low threshold voltages, sub threshold and gate leakage have become dominant sources of leakage and are expected to increase with the technology scaling. The leakage power is becoming significant component of the total power and may contribute to majority of the power dissipation in future CMOS technologies [1]. The leakage current and leakage power are increasing with scaling. The two main sources of power dissipation in CMOS circuits are dynamic power dissipation and static power dissipation. Static power dissipation is due to leakage current when the transistor is normally off. The improvement in technology scaling has introduced very large sub threshold leakage current, therefore careful design techniques are very important in order to reduce sub threshold leakage current for low power design. Leakage current occurs in both active and standby modes. It is recommended to switch off the leakage current when the circuit is in standby mode. The power and technology graph shown in fig-3.



Fig-3. Static and dynamic power trends

There are Six main sources of leakage current in a CMOS transistor as shown in Fig-4.

- 1. Reverse-biased junction leakage current ( $I_{REV}$ )
- 2. Sub threshold (weak inversion) leakage ( $I_{SUB}$ )
- 3. Oxide tunneling Current (I<sub>G</sub>)
- 4. Gate current due to hot-carrier injection

- 5. Gate induced drain leakage (IGIDL)
- 6. Channel punch through current



Fig-4 Leakage current mechanism in CMOS Transistor

## III-A. Reverse-biased leakage current

Drain and source to well junctions are typically reverse biased, causing p-n junction leakage current. A reverse-bias p-n junction leakage ( $I_1$ ) has two main components: one is minority carrier diffusion/drift near the edge of the depletion region; the other is due to electron-hole pair generation in the depletion region of the reverse-biased junction [2]. For an MOS transistor, additional leakage can occur between the drain and well junction from gated diode device action (overlap of the gate to the drain-well pn junctions) or carrier generation in drain to well depletion regions with influence of the gate on these current components [3]. pn junction reverse-bias leakage ( $I_{REV}$ ) is a function of junction area and doping concentration [4].

### III-B. Sub threshold leakage ( $I_{SUB}$ )

The Sub threshold is the drain-source current of a transistor operating in the weak inversion region. Unlike the strong inversion region in which the drift current dominates, the sub threshold conduction is due to the diffusion current of the minority carriers in the channel for a MOS device. In current CMOS technologies, the sub threshold leakage current,  $I_{SUB}$ , is much larger than the other leakage current components [5]. This is mainly because of the relatively low  $V_T$  in modern CMOS devices.  $I_{SUB}$  is calculated by using the equation (1)

$$\mathbf{I}_{SUB} = \frac{w}{L} \mu V_{th}^{2} C_{STH} e^{\frac{Vgs - Vt + \eta Vds}{nVth}} \left(1 - e^{\frac{-Vds}{Vth}}\right) \dots \dots 1$$

where W and L denote the transistor width and length,  $\mu\Box$  denotes the carrier mobility,  $V_{TH}=\frac{kt}{q}$  is the thermal voltage at temperature T,  $C_{STH}=C_{DEP}+C$  it denotes the summation of the depletion region capacitance and the interface trap capacitance both per unit area of the MOS gate, and  $\eta$  is the drain-induced barrier lowering (DIBL) coefficient [6].  $\eta$  is the slope shape factorand is calculated by equation-2

## III-C. Oxide tunneling Current (I<sub>G</sub>)

Reduction of gate oxide thickness results in an increase inthe field across the oxide. The high electric field coupled with low oxide thickness results in tunneling of electrons from substrate to gate and also from gate to substrate through the gate oxide, resulting in the gate oxide tunneling current. Ignoring the effect of finite temperature and image-force-induced barrier lowering, the current density in the FN tunneling is given by equation-3

$$J_{FN} = \frac{q^3 E^2 o x}{16\pi^2 h \phi o x} e^{-\frac{\emptyset^{3/2} o x}{3 h q E o x}} \dots .3$$

Where  $E_{OX}$  is the field across the oxide;  $\emptyset_{OX}$  is the barrier height for electrons in the conduction band; and  $m^*$  is the effective mass of an electron in the conduction band of silicon. The FN current equation represents the tunneling through the triangular potential barrier and is valid for  $V_{OX} > \emptyset_{OX}$ , where is the voltage drop across the oxide

### III-D. Gate current due to hot-carrier injection

In a short-channel transistor, due to high electric field near the  $Si-SiO_2$  interface, electrons or holes can gain sufficient energy from the electric field to cross the interface potential barrier and enter into the oxide layer. The injection from Si to  $SiO_2$  is more likely for electrons than holes, as electrons have a lower effective mass than that of holes and barrier height for holes (4.5ev) is more than that for electron

## III-E. Gate induced drain leakage

GIDL is due to high field effect in the drain junction of an MOS transistor. When the gate is biased to form an accumulation layer at the silicon surface, the silicon surface under the gate has almost same potential as the p-type substrate. Due to presence of accumulated holes at the surface, the surface behaves like a p region more heavily doped than the substrate. This causes the depletion layer at the surface to be much narrower than elsewhere. The narrowing of the depletion layer at or near the surface causes field crowding or an increase in the local electric field, thereby enhancing the high field effects near that region.

## III-F. Channel punch through current

In short-channel devices, due to the proximity of the drain and the source, the depletion regions at the drain-substrate and source-substrate junctions extend into the channel. As the channel length is reduced, if the doping is kept constant, the separation between the depletion region boundaries decreases. An increase in the reverse bias across the junctions (with increase in  $V_{\rm DS}$ ) also pushes the junctions nearer to each other.

## IV. Leakage Reductions at Process Level

In an SRAM cell, the total power dissipation in dynamic and static components during the active mode. In the standby mode, the power dissipation is due to the standby leakage current. Dynamic power dissipation consists of two components. One is the switching power due to charging and discharging of load capacitance. The other is short circuit power due to the nonzero rise and fall time of input waveforms. The static power of a CMOS circuit is determined by the leakage current through each transistor. The dynamic (switching) power ( $P_{\rm D}$ ) and leakage power ( $P_{\rm LEAK}$ ) are expressed as

$$\begin{split} P_D &= \alpha f C V_{DD}^{\ 2} ... \qquad \qquad 4 \\ P_{LEAK} &= I_{LEAK}. \ V_{DD....} ... \qquad ... 5 \end{split}$$

Where  $\alpha$  is the switching activity; f is the operation frequency; C is the load capacitance. The substrate doping concentration should increase to decrease the depletion width proportionally. The principle of constant field scaling lies in scaling the device voltages and the device dimensions by the same factor, In addition to gate oxide thickness and junction scaling, another technique to improve short-channel characteristics is well engineering. By changing the doping profile in the channel region, the distribution of the electric field and potential contours can be changed. The goal is to optimize the channel profile to minimize the OFF-state leakage while maximizing the linear and saturated drive currents.



Fig-5 MOSFETs Graphical Representation

## V. Leakage Reductions at Circuit Level

There are various techniques for leakage reduction at circuit level. To reduce the leakage currents, we use higher  $V_T$ . Transistor should be influenced through the bulk and DIBL coefficients. As these coefficients is only technology. For the gate leakage current only the voltages across the gate oxide can be adjusted. There are some methods.

## V-A. Self Reverse Biasing

The body effect in CMOS transistors,a smaller width of the depletion layer leads to lower  $V_{\text{T}}$ . The reverse biasing of CMOS transistor increases  $V_{\text{T}}$  while on forward biasing of the

COMS transistor  $V_T$  decreases. And also in CMOS threshold voltage increases with increased doping of the channel but decreases with applied bias. Therefore the current in the sub threshold region can be partially decreased by reverse biasing. Equation (6) quantifies the back-gate bias parameter as function of the oxide capacitance and substrate doping level [7].

$$\gamma = \frac{t_{ox} \cdot \sqrt{2N_{SUB}q\epsilon_{Si}}}{\epsilon_{ox}} \dots \dots 6$$

Where  $t_{ox}$  is gate oxide thickness,  $N_{SUB}$  is substrate doping level q is unity electron charge  $\epsilon_{ox}$  is gate oxide permittivity and  $\epsilon_{Si}$  is Silicon permittivity.



Fig 6 MOS Transistor With Reversed Biased

## V-B. Multiple V<sub>TH</sub> Designs

Multiple-threshold CMOS technologies is most popular and easy technique which put high  $V_T$  and low  $V_T$  transistors in a same chip, very effectively in leakage problem. The high-threshold transistors can partially decreased sub threshold leakage current, while the low-threshold transistors are used for high performance and Stability.

Multiple-threshold voltages can be achieved by the following methods.

## V-C. Multiple channel doping

The threshold voltage equals the sum of the flatband voltage, twice the bulk potential and the voltage across the oxide due to the depletion layer charge.

$$V_T = V_{FB} + 2\varphi_F + \frac{\sqrt{2 \in_q qN_a(2\varphi_F + V_{SB})}}{C_{OX}}$$
  
Where the flat band voltage,  $V_{FB}$  is given by

 $V_{FB} = \varphi_{FB} - \frac{Q_F}{C_{OX}} - \frac{1}{C_{OX}} \int_{\Omega}^{t_{OX}} \frac{x}{x_{OX}} \rho_{OX}(x) dx$ 

With

$$\varphi_{MS} = \varphi_M - \varphi_S = \varphi_M - (x + \frac{E_g}{2q} + \varphi_F)$$

And

$$\varphi_F = V_t \ln \frac{N_a}{n_i}, p - substrate$$

And the similar for pMOS

$$\varphi_F = V_t \ln \frac{N_d}{n_i}, n - substrate$$

The threshold voltage dependence on the doping density is illustrated with for both *n*-type and *p*-type MOSFETs with an aluminum gate metal. The threshold of both types of devices is slightly negative at low doping densities and differs by 4 times the absolute value of the bulk potential. The threshold of nMOSFETs increases with doping while the threshold of pMOSFETs decreases with doping in the same way.



Fig-7Threshold voltage of *n*-type (upper curve) and *p*-type (lower curve) MOSFETs versus substrate doping density

A variation of the flat band voltage due to oxide charge will cause a reduction of both threshold voltages if the charge is positive and an increase if the charge is negative.

### V-D. Multiple Oxide CMOS (M<sub>OX</sub>)

Gate oxide thickness can be used to modify the threshold voltage of a transistorDual can be achieved by depositing two different oxide thicknesseslower oxide thickness, and hence lower threshold voltage, in critical paths maintains the performance. Higher oxidethickness not only reduces the sub threshold leakage, it also reduces: a) gate oxide tunneling, since the oxide tunneling current exponentially decreases with an increase in the oxide thickness [8]; b) dynamic power consumption, since higher oxide thickness reduces the gate capacitance, which is beneficial for reduction of the dynamic power



 $Fig\text{-}8V_{TH} \ at \ different \ oxide \ thicknesses$ 

# V-E. Multiple threshold voltage

Employing transistors of both high and low  $V_T$  values in a single chip along with a sleep control mechanism is the easiest method of reducing static power component. Use of higher  $V_T$  transistors outside the critical path reduces static power consumption without compromising operational speed.

### V-F. Multiple supply voltages

Applying different supply voltages is another way of reducing the leakage currents because the drain-source voltage of PMOS and NMOS transistors are closely linked to the supply voltage and power dissipation decreases quadratically with the scaling of supply voltage. Although the reduction of power supply voltage significantly reduces the dynamic power dissipation the inevitable design tradeoff is the increase of delay. Since the delay is proportional to  $V_{DD}/(V_{DD}-V_T)^2$  it is possible to use high supply voltage in the critical paths of a design to achieve the required performance while the off critical paths of the design use lower supply voltage to achieve low power dissipation.

## V-G. Dual Supply SRAMs

In CMOS SRAMs there are two important performance metrics, fast accessing speed and retention of the stored data. To fulfill this objective using two supplies to allow the SRAM to run in two different modes. A nominal supply voltage is used for powering of the peripheral circuits as decoders, sense-amplifiers and control circuitry and a secondary lower



Fig-9Used High Level circuit and process technique Simulated 7T SRAM

supply is used for idle cells. This effectively lowers the leakage currents of the idle cells. This idea can be utilized in many different ways. In [9] whole banks are put in a drowsy mode and require one or more clock cycles to be accessed. Resultant power saving are predicted in the order of 50% to 75%.

#### V-H. Simulation and Result

We simulate various SRAM cell on cadence tool in different-different mode and technique and circuit parameter in 6T SRAM and 7T SRAM and found that 7T is the most prominent low power consumption cell. The fig-9 is shown hybrid 7T-SRAM cell with use various circuit technique and process. The leakage power is reduced by high level using various techniques. The fig-10 showed the leakage current and power with compare of 6T SRAM cell and 7T SRAM cell with also process and circuit level techniques modeling. It is also compared with hybrid model of 7T SRAM cell.

We have clear that  $V_T$  is the most appropriate parameter for reducing leakage power and current. By increasing doping and decreasing  $T_{OX}$  reduced power consumption.

The Equation-7 show that the threshold voltage dependent on various parameters on SRAM cell. Here we can see that the threshold can changed by  $\emptyset$ ,  $\gamma$  and  $\eta$ . They are easily change by well engineering design.

$$V_T = V_{TO} + \gamma (\sqrt{(-2\emptyset f) - V_{SB}} - \sqrt{2\emptyset}.....7$$



Fig-10 Leakage current for 7T SRAM



Fig-11 Leakage power for 7T SRAM



Fig 12- Various result of current and power

## **ACKNOWLEDGEMENT**

I am very thankfully to ITM University for providing a good lab facility. We simulate the Result on *CADENCE VIRTUOSO Tool*.

#### REFERENCES

- [1] AminulIslam andMohd. Hassan "variability analysis of 6t and 7t sramcell in sub-45nm technology" IIUM engineering journal, vol. 12, no. 1, 2011
- [2] Shilpi Birla, R.K.Singh, Member IACSIT, and ManishaPattnaik, Static Noise Margin Analysis of Various SRAM Topologies, IACSIT International Journal of Engineering and Technology, Vol.3, No.3, June 2011
- [3] Debasis Mukherjee, Hemanta Kr. Mondal and B.V.R. Reddy," Static Noise Margin Analysis of SRAM Cell for High Speed Application" IJCSI International Journal of Computer Science Issues, Vol. 7, Issue 5, September 2010.
- [4] Benton H. Calhoun, Member, IEEE, and Anantha P. Chandrakasan, Fellow," Static Noise Margin Variation for Sub-thresholdSRAM in 65-nm CMOS" IEEE, IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 41, NO. 7, JULY 2006
- [5] Sanjeev K. Jain ,PankajAgarwal "A Low Leakage and SNM Free SRAM Cell Design in Deep Sub micronCMOS Technology"Proceedings of the 19th International Conference on VLSI Design (VLSID'06)
- [6] Andrei Pavlov & Manoj Sachdev, "CMOS SRAM Circuit Design and Parametric Test in Nano-Scaled Technologies". Intel Corporation, University of Waterloo, 2008 Springer Science and Business Media B.V., pp:1 2002.
- [7] Rafik S. Guindi , Farid N. Najm, Design Techniques for Gate-Leakage Reduction in CMOS Circuits, Proceedings of the Fourth International Symposium on Quality Electronic Design, p.61, March 24-26, 2003.
- [8] B. Alorda, G. Torrens, S. Bota and J. Segura Univ. de les IllesBalears," Static-Noise Margin Analysis during Read Operation of 6T SRAM Cells" Dept. Fisica, Cra. Valldemossa, km. 7.5, 07071 Palma de Mallorca, S